Reducing the Complexity of Fault-Tolerant Behavioral Hardware Accelerators

dc.contributor.advisorSchaefer, Benjamin Carrion
dc.creatorZhu, Zhiqi
dc.date.accessioned2020-09-24T17:53:50Z
dc.date.available2020-09-24T17:53:50Z
dc.date.created2020-08
dc.date.issued2020-08
dc.date.submittedAugust 2020
dc.date.updated2020-09-24T17:53:51Z
dc.description.abstractContinuous technology scaling has allowed to integrate a large number of different hardware components on the same integrated circuit (IC). Thus, these complex ICs are typically called System-on-Chip (SoC). Area, power and performance have been traditionally the most important design metrics, but for many safety critical applications, reliability is equally important. Fault tolerance can therefore not be a second class citizen anymore and must be considered early on in the design process of these complex ICs. Due to the heterogeneity of these SoCs a single fault-tolerance solution is not possible. Dedicated solutions have been proposed for the embedded processor, the memory, different interfaces and for the dedicated hardware accelerators. For example, in the processor case, the program execution relies on the control flow instructions that determine which section of code will be executed at run-time. A single event upset (SEU) can impact the execution order of the program. Thus, in this thesis we study the effect of transient errors on the corruption of program control flows, and present a methodology to detect these at the software level. This is done by inserting additional control flow instructions directly at the assembly code after a static control flow analysis is performed. Moreover, one key differentiating element between different SoCs is the hardware accelerators in them. Most of other components in the SoCs are off-the-shelve modules and the main differentiation element in the different SoC offering is typically the mix of hardware accelerators that they include. Due to the long design cycles of these complex systems, the design of these accelerators is often now done at the behavioral level and High-Level Synthesis (HLS) is used to generate the Register Transfer Level (RTL) code of the accelerator. It is therefore imperative to introduce low overhead fault-tolerance techniques for these accelerators described at the behavioral level. This thesis presents different techniques to reduce the overhead associated with traditional N-modular redundancy techniques for these accelerators.
dc.format.mimetypeapplication/pdf
dc.identifier.urihttps://hdl.handle.net/10735.1/8926
dc.language.isoen
dc.rights©2020 Zhiqi Zhu. All rights reserved.
dc.subjectFault tolerance (Engineering)
dc.subjectIntegrated circuits -- Fault tolerance
dc.subjectSystems on a chip
dc.subjectRTL (Computer program language)
dc.titleReducing the Complexity of Fault-Tolerant Behavioral Hardware Accelerators
dc.typeDissertation
dc.type.materialtext
thesis.degree.departmentElectrical Engineering
thesis.degree.grantorThe University of Texas at Dallas
thesis.degree.levelDoctoral
thesis.degree.namePHD

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
ETD-5608-013D-261999.52.pdf
Size:
6.8 MB
Format:
Adobe Portable Document Format
Description:
Dissertation

License bundle

Now showing 1 - 2 of 2
No Thumbnail Available
Name:
LICENSE.txt
Size:
1.84 KB
Format:
Plain Text
Description:
No Thumbnail Available
Name:
PROQUEST_LICENSE.txt
Size:
5.84 KB
Format:
Plain Text
Description: